[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [RFC v2 PATCH 02/13] tcg/i386: Add support for fence
From: |
Pranith Kumar |
Subject: |
[Qemu-devel] [RFC v2 PATCH 02/13] tcg/i386: Add support for fence |
Date: |
Tue, 31 May 2016 14:39:17 -0400 |
Generate mfence instruction on SSE2 enabled processors. For older
processors, generate a 'lock orl $0,0(%esp)' instruction which has
similar ordering semantics.
Signed-off-by: Pranith Kumar <address@hidden>
[rth: Check for sse2, fallback to locked memory op otherwise.]
Signed-off-by: Richard Henderson <address@hidden>
Signed-off-by: Pranith Kumar <address@hidden>
---
tcg/i386/tcg-target.inc.c | 35 +++++++++++++++++++++++++++++++++++
1 file changed, 35 insertions(+)
diff --git a/tcg/i386/tcg-target.inc.c b/tcg/i386/tcg-target.inc.c
index 8fd37f4..1fd5a99 100644
--- a/tcg/i386/tcg-target.inc.c
+++ b/tcg/i386/tcg-target.inc.c
@@ -121,6 +121,16 @@ static bool have_cmov;
# define have_cmov 0
#endif
+/* For 32-bit, we are going to attempt to determine at runtime whether
+ sse2 support is available. */
+#if TCG_TARGET_REG_BITS == 64 || defined(__SSE2__)
+# define have_sse2 1
+#elif defined(CONFIG_CPUID_H) && defined(bit_SSE2)
+static bool have_sse2;
+#else
+# define have_sse2 0
+#endif
+
/* If bit_MOVBE is defined in cpuid.h (added in GCC version 4.6), we are
going to attempt to determine at runtime whether movbe is available. */
#if defined(CONFIG_CPUID_H) && defined(bit_MOVBE)
@@ -686,6 +696,21 @@ static inline void tcg_out_pushi(TCGContext *s,
tcg_target_long val)
}
}
+static inline void tcg_out_mb(TCGContext *s)
+{
+ if (have_sse2) {
+ /* mfence */
+ tcg_out8(s, 0x0f);
+ tcg_out8(s, 0xae);
+ tcg_out8(s, 0xf0);
+ } else {
+ /* lock orl $0,0(%esp) */
+ tcg_out8(s, 0xf0);
+ tcg_out_modrm_offset(s, OPC_ARITH_EvIb, ARITH_OR, TCG_REG_ESP, 0);
+ tcg_out8(s, 0);
+ }
+}
+
static inline void tcg_out_push(TCGContext *s, int reg)
{
tcg_out_opc(s, OPC_PUSH_r32 + LOWREGMASK(reg), 0, reg, 0);
@@ -2114,6 +2139,9 @@ static inline void tcg_out_op(TCGContext *s, TCGOpcode
opc,
}
break;
+ case INDEX_op_mb:
+ tcg_out_mb(s);
+ break;
case INDEX_op_mov_i32: /* Always emitted via tcg_out_mov. */
case INDEX_op_mov_i64:
case INDEX_op_movi_i32: /* Always emitted via tcg_out_movi. */
@@ -2179,6 +2207,8 @@ static const TCGTargetOpDef x86_op_defs[] = {
{ INDEX_op_add2_i32, { "r", "r", "0", "1", "ri", "ri" } },
{ INDEX_op_sub2_i32, { "r", "r", "0", "1", "ri", "ri" } },
+ { INDEX_op_mb, { "r" } },
+
#if TCG_TARGET_REG_BITS == 32
{ INDEX_op_brcond2_i32, { "r", "r", "ri", "ri" } },
{ INDEX_op_setcond2_i32, { "r", "r", "r", "ri", "ri" } },
@@ -2356,6 +2386,11 @@ static void tcg_target_init(TCGContext *s)
available, we'll use a small forward branch. */
have_cmov = (d & bit_CMOV) != 0;
#endif
+#ifndef have_sse2
+ /* Likewise, almost all hardware supports SSE2, but we do
+ have a locked memory operation to use as a substitute. */
+ have_sse2 = (d & bit_SSE2) != 0;
+#endif
#ifndef have_movbe
/* MOVBE is only available on Intel Atom and Haswell CPUs, so we
need to probe for it. */
--
2.8.3
- [Qemu-devel] [RFC v2 PATCH 05/13] tcg/ia64: Add support for fence, (continued)
- [Qemu-devel] [RFC v2 PATCH 05/13] tcg/ia64: Add support for fence, Pranith Kumar, 2016/05/31
- [Qemu-devel] [RFC v2 PATCH 06/13] tcg/mips: Add support for fence, Pranith Kumar, 2016/05/31
- [Qemu-devel] [RFC v2 PATCH 07/13] tcg/ppc: Add support for fence, Pranith Kumar, 2016/05/31
- [Qemu-devel] [RFC v2 PATCH 04/13] tcg/arm: Add support for fence, Pranith Kumar, 2016/05/31
- [Qemu-devel] [RFC v2 PATCH 01/13] Introduce TCGOpcode for memory barrier, Pranith Kumar, 2016/05/31
- [Qemu-devel] [RFC v2 PATCH 08/13] tcg/s390: Add support for fence, Pranith Kumar, 2016/05/31
- [Qemu-devel] [RFC v2 PATCH 10/13] tcg/tci: Add support for fence, Pranith Kumar, 2016/05/31
- [Qemu-devel] [RFC v2 PATCH 13/13] tcg: Generate fences only for SMP MTTCG guests, Pranith Kumar, 2016/05/31
- [Qemu-devel] [RFC v2 PATCH 02/13] tcg/i386: Add support for fence,
Pranith Kumar <=
- [Qemu-devel] [RFC v2 PATCH 09/13] tcg/sparc: Add support for fence, Pranith Kumar, 2016/05/31
- [Qemu-devel] [RFC v2 PATCH 03/13] tcg/aarch64: Add support for fence, Pranith Kumar, 2016/05/31
- [Qemu-devel] [RFC v2 PATCH 11/13] target-arm: Generate fences in ARMv7 frontend, Pranith Kumar, 2016/05/31
- [Qemu-devel] [RFC v2 PATCH 12/13] target-alpha: Generate fence op, Pranith Kumar, 2016/05/31
- Re: [Qemu-devel] [RFC v2 PATCH 00/13] tcg: Add fence gen support, Pranith Kumar, 2016/05/31