[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PULL v4 0/7] riscv-pull queue
From: |
Alistair Francis |
Subject: |
[Qemu-devel] [PULL v4 0/7] riscv-pull queue |
Date: |
Thu, 5 Jul 2018 18:22:08 -0700 |
The following changes since commit cee35138b59c6d6b0808c5fa644e3f063832860f:
Merge remote-tracking branch
'remotes/stsquad/tags/pull-code-coverage-and-build-tweaks-050718-3' into
staging (2018-07-05 18:24:28 +0100)
are available in the Git repository at:
address@hidden:alistair23/qemu.git tags/pull-riscv-pull-20180705
for you to fetch changes up to 5a7f76a3d47a75290868968682c0585d380764a4:
hw/riscv/sifive_u: Connect the Cadence GEM Ethernet device (2018-07-05
15:24:25 -0700)
----------------------------------------------------------------
RISC-V: SoCify SiFive boards and connect GEM
This series has three tasks:
1. To convert the SiFive U and E machines into SoCs and boards
2. To connect the Cadence GEM device to the SiFive U board
3. Fix some device tree problems with the SiFive U board
After this series the SiFive E and U boards have their SoCs split into
seperate QEMU objects, which can be used on future boards if desired.
The RISC-V Virt and Spike boards have not been converted. They haven't
been converted as they aren't physical boards, so it doesn't make a
whole lot of sense to split them into an SoC and board. The only
disadvantage with this is that they now differ to the SiFive boards.
This series also connect the Cadence GEM device to the SiFive U board.
There are some interrupt line changes requried before this is possible.
----------------------------------------------------------------
Alistair Francis (7):
hw/riscv/sifive_u: Create a SiFive U SoC object
hw/riscv/sifive_e: Create a SiFive E SoC object
hw/riscv/sifive_plic: Use gpios instead of irqs
hw/riscv/sifive_u: Set the soc device tree node as a simple-bus
hw/riscv/sifive_u: Set the interrupt controller number of interrupts
hw/riscv/sifive_u: Move the uart device tree node under /soc/
hw/riscv/sifive_u: Connect the Cadence GEM Ethernet device
default-configs/riscv32-softmmu.mak | 2 +
default-configs/riscv64-softmmu.mak | 2 +
hw/riscv/sifive_e.c | 99 +++++++++++++++++-------
hw/riscv/sifive_plic.c | 6 +-
hw/riscv/sifive_u.c | 148 +++++++++++++++++++++++++++++-------
hw/riscv/virt.c | 4 +-
include/hw/riscv/sifive_e.h | 16 +++-
include/hw/riscv/sifive_plic.h | 1 -
include/hw/riscv/sifive_u.h | 25 +++++-
9 files changed, 235 insertions(+), 68 deletions(-)
- [Qemu-devel] [PULL v4 0/7] riscv-pull queue,
Alistair Francis <=
- [Qemu-devel] [PULL v4 5/7] hw/riscv/sifive_u: Set the interrupt controller number of interrupts, Alistair Francis, 2018/07/05
- [Qemu-devel] [PULL v4 3/7] hw/riscv/sifive_plic: Use gpios instead of irqs, Alistair Francis, 2018/07/05
- [Qemu-devel] [PULL v4 7/7] hw/riscv/sifive_u: Connect the Cadence GEM Ethernet device, Alistair Francis, 2018/07/05
- [Qemu-devel] [PULL v4 2/7] hw/riscv/sifive_e: Create a SiFive E SoC object, Alistair Francis, 2018/07/05
- [Qemu-devel] [PULL v4 6/7] hw/riscv/sifive_u: Move the uart device tree node under /soc/, Alistair Francis, 2018/07/05
- [Qemu-devel] [PULL v4 1/7] hw/riscv/sifive_u: Create a SiFive U SoC object, Alistair Francis, 2018/07/05
- [Qemu-devel] [PULL v4 4/7] hw/riscv/sifive_u: Set the soc device tree node as a simple-bus, Alistair Francis, 2018/07/05
- Re: [Qemu-devel] [PULL v4 0/7] riscv-pull queue, Peter Maydell, 2018/07/06
- Re: [Qemu-devel] [PULL v4 0/7] riscv-pull queue, Andreas Schwab, 2018/07/09