[Top][All Lists]
[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
Re: [Qemu-devel] [PATCH 3/8] target-arm: Translate with VFP-enabled from
From: |
Aurelien Jarno |
Subject: |
Re: [Qemu-devel] [PATCH 3/8] target-arm: Translate with VFP-enabled from TB flags, not CPUState |
Date: |
Wed, 12 Jan 2011 11:21:44 +0100 |
User-agent: |
Mutt/1.5.18 (2008-05-17) |
On Tue, Jan 11, 2011 at 10:12:13PM +0000, Peter Maydell wrote:
> When translating code, whether the VFP unit is enabled for this TB
> is stored in a bit in the TB flags. Use this rather than incorrectly
> reading the FPEXC from the CPUState passed to translation.
>
> Signed-off-by: Peter Maydell <address@hidden>
> ---
> target-arm/translate.c | 14 +++++---------
> 1 files changed, 5 insertions(+), 9 deletions(-)
Reviewed-by: Aurelien Jarno <address@hidden>
> diff --git a/target-arm/translate.c b/target-arm/translate.c
> index c391398..9e0b0b1 100644
> --- a/target-arm/translate.c
> +++ b/target-arm/translate.c
> @@ -59,6 +59,7 @@ typedef struct DisasContext {
> #if !defined(CONFIG_USER_ONLY)
> int user;
> #endif
> + int vfp_enabled;
> } DisasContext;
>
> #if defined(CONFIG_USER_ONLY)
> @@ -2603,12 +2604,6 @@ static void gen_vfp_msr(TCGv tmp)
> dead_tmp(tmp);
> }
>
> -static inline int
> -vfp_enabled(CPUState * env)
> -{
> - return ((env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)) != 0);
> -}
> -
> static void gen_neon_dup_u8(TCGv var, int shift)
> {
> TCGv tmp = new_tmp();
> @@ -2653,7 +2648,7 @@ static int disas_vfp_insn(CPUState * env, DisasContext
> *s, uint32_t insn)
> if (!arm_feature(env, ARM_FEATURE_VFP))
> return 1;
>
> - if (!vfp_enabled(env)) {
> + if (!s->vfp_enabled) {
> /* VFP disabled. Only allow fmxr/fmrx to/from some control regs. */
> if ((insn & 0x0fe00fff) != 0x0ee00a10)
> return 1;
> @@ -3804,7 +3799,7 @@ static int disas_neon_ls_insn(CPUState * env,
> DisasContext *s, uint32_t insn)
> TCGv tmp2;
> TCGv_i64 tmp64;
>
> - if (!vfp_enabled(env))
> + if (!s->vfp_enabled)
> return 1;
> VFP_DREG_D(rd, insn);
> rn = (insn >> 16) & 0xf;
> @@ -4199,7 +4194,7 @@ static int disas_neon_data_insn(CPUState * env,
> DisasContext *s, uint32_t insn)
> TCGv tmp, tmp2, tmp3, tmp4, tmp5;
> TCGv_i64 tmp64;
>
> - if (!vfp_enabled(env))
> + if (!s->vfp_enabled)
> return 1;
> q = (insn & (1 << 6)) != 0;
> u = (insn >> 24) & 1;
> @@ -9087,6 +9082,7 @@ static inline void
> gen_intermediate_code_internal(CPUState *env,
> dc->user = (env->uncached_cpsr & 0x1f) == ARM_CPU_MODE_USR;
> }
> #endif
> + dc->vfp_enabled = ARM_TBFLAG_VFPEN(tb->flags);
> cpu_F0s = tcg_temp_new_i32();
> cpu_F1s = tcg_temp_new_i32();
> cpu_F0d = tcg_temp_new_i64();
> --
> 1.6.3.3
>
>
>
--
Aurelien Jarno GPG: 1024D/F1BCDB73
address@hidden http://www.aurel32.net
- [Qemu-devel] [PATCH v2 0/8] target-arm: Translate based on TB flags, not CPUState, Peter Maydell, 2011/01/11
- [Qemu-devel] [PATCH 4/8] target-arm: Translate with VFP len/stride from TB flags, not CPUState, Peter Maydell, 2011/01/11
- [Qemu-devel] [PATCH 3/8] target-arm: Translate with VFP-enabled from TB flags, not CPUState, Peter Maydell, 2011/01/11
- Re: [Qemu-devel] [PATCH 3/8] target-arm: Translate with VFP-enabled from TB flags, not CPUState,
Aurelien Jarno <=
- [Qemu-devel] [PATCH 7/8] target-arm: Set privileged bit in TB flags correctly for M profile, Peter Maydell, 2011/01/11
- [Qemu-devel] [PATCH 5/8] target-arm: Translate with Thumb state from TB flags, not CPUState, Peter Maydell, 2011/01/11
- [Qemu-devel] [PATCH 1/8] target-arm: Don't generate code specific to current CPU mode for SRS, Peter Maydell, 2011/01/11
- [Qemu-devel] [PATCH 2/8] target-arm: Add symbolic constants for bitfields in TB flags, Peter Maydell, 2011/01/11
- [Qemu-devel] [PATCH 8/8] target-arm: Translate with user-state from TB flags, not CPUState, Peter Maydell, 2011/01/11