[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
Re: [PATCH] target/riscv: Expose "priv" register for GDB
From: |
Bin Meng |
Subject: |
Re: [PATCH] target/riscv: Expose "priv" register for GDB |
Date: |
Thu, 3 Oct 2019 08:58:53 +0800 |
On Wed, Oct 2, 2019 at 10:51 PM Jonathan Behrens <address@hidden> wrote:
>
> This patch enables a debugger to read and write the current privilege level
> via
> a special "priv" register. When compiled with CONFIG_USER_ONLY the register is
> still visible but is hardwired to zero.
>
> Signed-off-by: Jonathan Behrens <address@hidden>
> ---
> gdb-xml/riscv-32bit-cpu.xml | 1 +
> gdb-xml/riscv-64bit-cpu.xml | 1 +
> target/riscv/cpu.c | 2 +-
> target/riscv/gdbstub.c | 14 ++++++++++++++
> 4 files changed, 17 insertions(+), 1 deletion(-)
>
> diff --git a/gdb-xml/riscv-32bit-cpu.xml b/gdb-xml/riscv-32bit-cpu.xml
> index 0d07aaec85..d6d76aafd8 100644
> --- a/gdb-xml/riscv-32bit-cpu.xml
> +++ b/gdb-xml/riscv-32bit-cpu.xml
> @@ -44,4 +44,5 @@
> <reg name="t5" bitsize="32" type="int"/>
> <reg name="t6" bitsize="32" type="int"/>
> <reg name="pc" bitsize="32" type="code_ptr"/>
> + <reg name="priv" bitsize="32" type="int"/>
> </feature>
> diff --git a/gdb-xml/riscv-64bit-cpu.xml b/gdb-xml/riscv-64bit-cpu.xml
> index b8aa424ae4..0758d1b5fe 100644
> --- a/gdb-xml/riscv-64bit-cpu.xml
> +++ b/gdb-xml/riscv-64bit-cpu.xml
> @@ -44,4 +44,5 @@
> <reg name="t5" bitsize="64" type="int"/>
> <reg name="t6" bitsize="64" type="int"/>
> <reg name="pc" bitsize="64" type="code_ptr"/>
> + <reg name="priv" bitsize="64" type="int" />
> </feature>
> diff --git a/target/riscv/cpu.c b/target/riscv/cpu.c
> index f13e298a36..347989858f 100644
> --- a/target/riscv/cpu.c
> +++ b/target/riscv/cpu.c
> @@ -475,7 +475,7 @@ static void riscv_cpu_class_init(ObjectClass *c, void
> *data)
> cc->synchronize_from_tb = riscv_cpu_synchronize_from_tb;
> cc->gdb_read_register = riscv_cpu_gdb_read_register;
> cc->gdb_write_register = riscv_cpu_gdb_write_register;
> - cc->gdb_num_core_regs = 33;
> + cc->gdb_num_core_regs = 34;
> #if defined(TARGET_RISCV32)
> cc->gdb_core_xml_file = "riscv-32bit-cpu.xml";
> #elif defined(TARGET_RISCV64)
> diff --git a/target/riscv/gdbstub.c b/target/riscv/gdbstub.c
> index ded140e8d8..dc8cb4d26c 100644
> --- a/target/riscv/gdbstub.c
> +++ b/target/riscv/gdbstub.c
> @@ -278,6 +278,12 @@ int riscv_cpu_gdb_read_register(CPUState *cs, uint8_t
> *mem_buf, int n)
> return gdb_get_regl(mem_buf, env->gpr[n]);
> } else if (n == 32) {
> return gdb_get_regl(mem_buf, env->pc);
> + } else if (n == 33) {
> +#ifdef CONFIG_USER_ONLY
> + return gdb_get_regl(mem_buf, 0);
> +#else
> + return gdb_get_regl(mem_buf, env->priv);
> +#endif
> }
> return 0;
> }
> @@ -296,6 +302,14 @@ int riscv_cpu_gdb_write_register(CPUState *cs, uint8_t
> *mem_buf, int n)
> } else if (n == 32) {
> env->pc = ldtul_p(mem_buf);
> return sizeof(target_ulong);
> + } else if (n == 33) {
> +#ifndef CONFIG_USER_ONLY
> + env->priv = ldtul_p(mem_buf) & 0x3;
> + if (env->priv == 2) {
Please use PRV_H
> + env->priv = 1;
and PRV_S here
> + }
> +#endif
> + return sizeof(target_ulong);
> }
> return 0;
> }
> --
Regards,
Bin