[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-ppc] [PATCH v2 0/3] POWER9 TCG enablements - part10
From: |
Nikunj A Dadhania |
Subject: |
[Qemu-ppc] [PATCH v2 0/3] POWER9 TCG enablements - part10 |
Date: |
Mon, 9 Jan 2017 19:56:12 +0530 |
This series contains 11 new instructions for POWER9 ISA3.0
VSX Scalar Convert
VSX Scalar Add QP
Changelog:
v1:
* xsaddqp, xscv[dpqp, qpdp] instructions use register numbering 0-31, this needs
to be handled in the decoding. ISA 3.0 documents to use them as VSR[VRA +
32],
and likewise for other registers.
v0:
Rebase and update reviewed-by
Bharata B Rao (3):
target-ppc: Add xsaddqp instructions
target-ppc: Add xscvdpqp instruction
target-ppc: Add xscvqpdp instruction
target/ppc/fpu_helper.c | 109 ++++++++++++++++++++++++++++++++++++
target/ppc/helper.h | 3 +
target/ppc/internal.h | 1 +
target/ppc/translate/vsx-impl.inc.c | 3 +
target/ppc/translate/vsx-ops.inc.c | 3 +
5 files changed, 119 insertions(+)
--
2.7.4
- [Qemu-ppc] [PATCH v2 0/3] POWER9 TCG enablements - part10,
Nikunj A Dadhania <=