[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH v3 6/6] target/riscv: Reserve exception codes for sw-check and hw
From: |
Fea.Wang |
Subject: |
[PATCH v3 6/6] target/riscv: Reserve exception codes for sw-check and hw-err |
Date: |
Tue, 4 Jun 2024 14:27:47 +0800 |
Based on the priv-1.13.0, add the exception codes for Software-check and
Hardware-error.
Signed-off-by: Fea.Wang <fea.wang@sifive.com>
Reviewed-by: Frank Chang <frank.chang@sifive.com>
Reviewed-by: LIU Zhiwei <zhiwei_liu@linux.alibaba.com>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
---
target/riscv/cpu_bits.h | 2 ++
1 file changed, 2 insertions(+)
diff --git a/target/riscv/cpu_bits.h b/target/riscv/cpu_bits.h
index f888025c59..f037f727d9 100644
--- a/target/riscv/cpu_bits.h
+++ b/target/riscv/cpu_bits.h
@@ -673,6 +673,8 @@ typedef enum RISCVException {
RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */
RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */
RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */
+ RISCV_EXCP_SW_CHECK = 0x12, /* since: priv-1.13.0 */
+ RISCV_EXCP_HW_ERR = 0x13, /* since: priv-1.13.0 */
RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14,
RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15,
RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16,
--
2.34.1
- [PATCH v3 0/6] target/riscv: Support RISC-V privilege 1.13 spec, Fea.Wang, 2024/06/04
- [PATCH v3 1/6] target/riscv: Reuse the conversion function of priv_spec, Fea.Wang, 2024/06/04
- [PATCH v3 2/6] target/riscv: Define macros and variables for ss1p13, Fea.Wang, 2024/06/04
- [PATCH v3 3/6] target/riscv: Support the version for ss1p13, Fea.Wang, 2024/06/04
- [PATCH v3 4/6] target/riscv: Add 'P1P13' bit in SMSTATEEN0, Fea.Wang, 2024/06/04
- [PATCH v3 5/6] target/riscv: Add MEDELEGH, HEDELEGH csrs for RV32, Fea.Wang, 2024/06/04
- [PATCH v3 6/6] target/riscv: Reserve exception codes for sw-check and hw-err,
Fea.Wang <=