[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH v2 08/37] target/sparc: Use gvec for VIS1 parallel add/sub
From: |
Richard Henderson |
Subject: |
[PATCH v2 08/37] target/sparc: Use gvec for VIS1 parallel add/sub |
Date: |
Sun, 26 May 2024 12:42:25 -0700 |
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
---
target/sparc/translate.c | 18 ++++++++++++++----
1 file changed, 14 insertions(+), 4 deletions(-)
diff --git a/target/sparc/translate.c b/target/sparc/translate.c
index 362e88de18..8731e4f8bb 100644
--- a/target/sparc/translate.c
+++ b/target/sparc/translate.c
@@ -4664,6 +4664,20 @@ static bool do_dfd(DisasContext *dc, arg_r_r_r *a,
TRANS(FMUL8x16, VIS1, do_dfd, a, gen_helper_fmul8x16)
+static bool do_gvec_ddd(DisasContext *dc, arg_r_r_r *a, MemOp vece,
+ void (*func)(unsigned, uint32_t, uint32_t,
+ uint32_t, uint32_t, uint32_t))
+{
+ func(vece, gen_offset_fpr_D(a->rd), gen_offset_fpr_D(a->rs1),
+ gen_offset_fpr_D(a->rs2), 8, 8);
+ return advance_pc(dc);
+}
+
+TRANS(FPADD16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_add)
+TRANS(FPADD32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_add)
+TRANS(FPSUB16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sub)
+TRANS(FPSUB32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sub)
+
static bool do_ddd(DisasContext *dc, arg_r_r_r *a,
void (*func)(TCGv_i64, TCGv_i64, TCGv_i64))
{
@@ -4684,10 +4698,6 @@ static bool do_ddd(DisasContext *dc, arg_r_r_r *a,
TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16)
TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16)
-TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64)
-TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64)
-TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64)
-TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64)
TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64)
TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64)
TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64)
--
2.34.1
- [PATCH v2 00/37] target/sparc: Implement VIS4, Richard Henderson, 2024/05/26
- [PATCH v2 01/37] target/sparc: Fix ARRAY8, Richard Henderson, 2024/05/26
- [PATCH v2 02/37] target/sparc: Rewrite gen_edge, Richard Henderson, 2024/05/26
- [PATCH v2 03/37] target/sparc: Fix do_dc, Richard Henderson, 2024/05/26
- [PATCH v2 04/37] target/sparc: Fix helper_fmul8ulx16, Richard Henderson, 2024/05/26
- [PATCH v2 06/37] target/sparc: Remove gen_dest_fpr_D, Richard Henderson, 2024/05/26
- [PATCH v2 05/37] target/sparc: Perform DFPREG/QFPREG in decodetree, Richard Henderson, 2024/05/26
- [PATCH v2 08/37] target/sparc: Use gvec for VIS1 parallel add/sub,
Richard Henderson <=
- [PATCH v2 07/37] target/sparc: Remove cpu_fpr[], Richard Henderson, 2024/05/26
- [PATCH v2 09/37] target/sparc: Implement FMAf extension, Richard Henderson, 2024/05/26
- [PATCH v2 11/37] target/sparc: Implement ADDXC, ADDXCcc, Richard Henderson, 2024/05/26
- [PATCH v2 10/37] target/sparc: Add feature bits for VIS 3, Richard Henderson, 2024/05/26
- [PATCH v2 14/37] target/sparc: Implement FHADD, FHSUB, FNHADD, FNADD, FNMUL, Richard Henderson, 2024/05/26
- [PATCH v2 15/37] target/sparc: Implement FLCMP, Richard Henderson, 2024/05/26
- [PATCH v2 16/37] target/sparc: Implement FMEAN16, Richard Henderson, 2024/05/26
- [PATCH v2 12/37] target/sparc: Implement CMASK instructions, Richard Henderson, 2024/05/26
- [PATCH v2 13/37] target/sparc: Implement FCHKSM16, Richard Henderson, 2024/05/26
- [PATCH v2 17/37] target/sparc: Implement FPADD64, FPSUB64, Richard Henderson, 2024/05/26