[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PATCH v3 21/28] target/arm: Set PSTATE.TCO on exception en
From: |
Richard Henderson |
Subject: |
[Qemu-devel] [PATCH v3 21/28] target/arm: Set PSTATE.TCO on exception entry |
Date: |
Mon, 11 Feb 2019 15:52:51 -0800 |
R0085 specifies that exception handlers begin with tag checks overridden.
Reviewed-by: Peter Maydell <address@hidden>
Signed-off-by: Richard Henderson <address@hidden>
---
v2: Only set if MTE feature present.
---
target/arm/helper.c | 7 ++++++-
1 file changed, 6 insertions(+), 1 deletion(-)
diff --git a/target/arm/helper.c b/target/arm/helper.c
index f17e045706..b979ca0255 100644
--- a/target/arm/helper.c
+++ b/target/arm/helper.c
@@ -9476,6 +9476,7 @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs)
target_ulong addr = env->cp15.vbar_el[new_el];
unsigned int new_mode = aarch64_pstate_mode(new_el, true);
unsigned int cur_el = arm_current_el(env);
+ unsigned int new_pstate;
/*
* Note that new_el can never be 0. If cur_el is 0, then
@@ -9569,7 +9570,11 @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs)
qemu_log_mask(CPU_LOG_INT, "...with ELR 0x%" PRIx64 "\n",
env->elr_el[new_el]);
- pstate_write(env, PSTATE_DAIF | new_mode);
+ new_pstate = new_mode | PSTATE_DAIF;
+ if (cpu_isar_feature(aa64_mte, cpu)) {
+ new_pstate |= PSTATE_TCO;
+ }
+ pstate_write(env, new_pstate);
env->aarch64 = 1;
aarch64_restore_sp(env, new_el);
--
2.17.2
- [Qemu-devel] [PATCH v3 16/28] target/arm: Implement the STGP instruction, (continued)
- [Qemu-devel] [PATCH v3 16/28] target/arm: Implement the STGP instruction, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 17/28] target/arm: Implement the LDGM and STGM instructions, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 09/28] target/arm: Suppress tag check for sp+offset, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 23/28] target/arm: Cache the Tagged bit for a page in MemTxAttrs, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 10/28] target/arm: Implement the IRG instruction, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 20/28] target/arm: Implement data cache set allocation tags, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 08/28] target/arm: Add helper_mte_check{1, 2}, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 13/28] target/arm: Implement the SUBP instruction, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 27/28] target/arm: Enable MTE, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 14/28] target/arm: Define arm_cpu_do_unaligned_access for CONFIG_USER_ONLY, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 21/28] target/arm: Set PSTATE.TCO on exception entry,
Richard Henderson <=
- [Qemu-devel] [PATCH v3 25/28] target/arm: Add allocation tag storage for user mode, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 26/28] target/arm: Add allocation tag storage for system mode, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 22/28] tcg: Introduce target-specific page data for user-only, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 24/28] target/arm: Create tagged ram when MTE is enabled, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 11/28] target/arm: Implement ADDG, SUBG instructions, Richard Henderson, 2019/02/11
- [Qemu-devel] [PATCH v3 28/28] tests/tcg/aarch64: Add mte smoke tests, Richard Henderson, 2019/02/11