[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PATCH v2 00/67] target/arm: Scalable Vector Extension
From: |
Richard Henderson |
Subject: |
[Qemu-devel] [PATCH v2 00/67] target/arm: Scalable Vector Extension |
Date: |
Sat, 17 Feb 2018 10:22:16 -0800 |
This is 99% of the instruction set. There are a few things missing,
notably first-fault and non-fault loads (even these are decoded, but
simply treated as normal loads for now).
The patch set is dependant on at least 3 other branches.
A fully composed tree is available as
git://github.com/rth7680/qemu.git tgt-arm-sve-7
There are a few checkpatch errors due to macros and typedefs, but
nothing that isn't be obvious as a false positive.
This is able to run SVE enabled Himeno and LULESH benchmarks as
compiled by last week's gcc-8:
$ ./aarch64-linux-user/qemu-aarch64 ~/himeno-advsimd
mimax = 129 mjmax = 65 mkmax = 65
imax = 128 jmax = 64 kmax =64
cpu : 67.028643 sec.
Loop executed for 200 times
Gosa : 1.688752e-03
MFLOPS measured : 49.136295
Score based on MMX Pentium 200MHz : 1.522662
$ ./aarch64-linux-user/qemu-aarch64 ~/himeno-sve
mimax = 129 mjmax = 65 mkmax = 65
imax = 128 jmax = 64 kmax =64
cpu : 43.481213 sec.
Loop executed for 200 times
Gosa : 3.830036e-06
MFLOPS measured : 75.746259
Score based on MMX Pentium 200MHz : 2.347266
Hopefully the size of the patch set isn't too daunting...
r~
Richard Henderson (67):
target/arm: Enable SVE for aarch64-linux-user
target/arm: Introduce translate-a64.h
target/arm: Add SVE decode skeleton
target/arm: Implement SVE Bitwise Logical - Unpredicated Group
target/arm: Implement SVE load vector/predicate
target/arm: Implement SVE predicate test
target/arm: Implement SVE Predicate Logical Operations Group
target/arm: Implement SVE Predicate Misc Group
target/arm: Implement SVE Integer Binary Arithmetic - Predicated Group
target/arm: Implement SVE Integer Reduction Group
target/arm: Implement SVE bitwise shift by immediate (predicated)
target/arm: Implement SVE bitwise shift by vector (predicated)
target/arm: Implement SVE bitwise shift by wide elements (predicated)
target/arm: Implement SVE Integer Arithmetic - Unary Predicated Group
target/arm: Implement SVE Integer Multiply-Add Group
target/arm: Implement SVE Integer Arithmetic - Unpredicated Group
target/arm: Implement SVE Index Generation Group
target/arm: Implement SVE Stack Allocation Group
target/arm: Implement SVE Bitwise Shift - Unpredicated Group
target/arm: Implement SVE Compute Vector Address Group
target/arm: Implement SVE floating-point exponential accelerator
target/arm: Implement SVE floating-point trig select coefficient
target/arm: Implement SVE Element Count Group
target/arm: Implement SVE Bitwise Immediate Group
target/arm: Implement SVE Integer Wide Immediate - Predicated Group
target/arm: Implement SVE Permute - Extract Group
target/arm: Implement SVE Permute - Unpredicated Group
target/arm: Implement SVE Permute - Predicates Group
target/arm: Implement SVE Permute - Interleaving Group
target/arm: Implement SVE compress active elements
target/arm: Implement SVE conditionally broadcast/extract element
target/arm: Implement SVE copy to vector (predicated)
target/arm: Implement SVE reverse within elements
target/arm: Implement SVE vector splice (predicated)
target/arm: Implement SVE Select Vectors Group
target/arm: Implement SVE Integer Compare - Vectors Group
target/arm: Implement SVE Integer Compare - Immediate Group
target/arm: Implement SVE Partition Break Group
target/arm: Implement SVE Predicate Count Group
target/arm: Implement SVE Integer Compare - Scalars Group
target/arm: Implement FDUP/DUP
target/arm: Implement SVE Integer Wide Immediate - Unpredicated Group
target/arm: Implement SVE Floating Point Arithmetic - Unpredicated
Group
target/arm: Implement SVE Memory Contiguous Load Group
target/arm: Implement SVE Memory Contiguous Store Group
target/arm: Implement SVE load and broadcast quadword
target/arm: Implement SVE integer convert to floating-point
target/arm: Implement SVE floating-point arithmetic (predicated)
target/arm: Implement SVE FP Multiply-Add Group
target/arm: Implement SVE Floating Point Accumulating Reduction Group
target/arm: Implement SVE load and broadcast element
target/arm: Implement SVE store vector/predicate register
target/arm: Implement SVE scatter stores
target/arm: Implement SVE prefetches
target/arm: Implement SVE gather loads
target/arm: Implement SVE scatter store vector immediate
target/arm: Implement SVE floating-point compare vectors
target/arm: Implement SVE floating-point arithmetic with immediate
target/arm: Implement SVE Floating Point Multiply Indexed Group
target/arm: Implement SVE FP Fast Reduction Group
target/arm: Implement SVE Floating Point Unary Operations -
Unpredicated Group
target/arm: Implement SVE FP Compare with Zero Group
target/arm: Implement SVE floating-point trig multiply-add coefficient
target/arm: Implement SVE floating-point convert precision
target/arm: Implement SVE floating-point convert to integer
target/arm: Implement SVE floating-point round to integral value
target/arm: Implement SVE floating-point unary operations
target/arm/cpu.h | 7 +-
target/arm/helper-sve.h | 1285 ++++++++++++
target/arm/helper.h | 42 +
target/arm/translate-a64.h | 110 ++
target/arm/cpu.c | 7 +
target/arm/cpu64.c | 1 +
target/arm/sve_helper.c | 4051 ++++++++++++++++++++++++++++++++++++++
target/arm/translate-a64.c | 112 +-
target/arm/translate-sve.c | 4626 ++++++++++++++++++++++++++++++++++++++++++++
target/arm/vec_helper.c | 178 ++
.gitignore | 1 +
target/arm/Makefile.objs | 12 +-
target/arm/sve.decode | 1067 ++++++++++
13 files changed, 11408 insertions(+), 91 deletions(-)
create mode 100644 target/arm/helper-sve.h
create mode 100644 target/arm/translate-a64.h
create mode 100644 target/arm/sve_helper.c
create mode 100644 target/arm/translate-sve.c
create mode 100644 target/arm/vec_helper.c
create mode 100644 target/arm/sve.decode
--
2.14.3
- [Qemu-devel] [PATCH v2 00/67] target/arm: Scalable Vector Extension,
Richard Henderson <=