[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [RISU PATCH 00/10] Initial support for SVE
From: |
Alex Bennée |
Subject: |
[Qemu-devel] [RISU PATCH 00/10] Initial support for SVE |
Date: |
Tue, 7 Nov 2017 15:05:48 +0000 |
Hi,
These patches apply on-top of the last clean-up series:
Subject: [RISU PATCH 0/7] Add @Group support and some aarch64.risu cleanups
Date: Tue, 31 Oct 2017 14:54:37 +0000
Message-Id: <address@hidden>
This series adds support for SVE to RISU. Most of the initial patches
are plumbing changes to better support arch specific option flags
(cleaning up a TODO in the process). I also needed to ensure configure
actually honoured CPPFLAGS so it could be passed yet to be released
headers.
The actual guts of the SVE support is in 3 patches. One to risugen so
it can generate random values for the vector registers. If this isn't
done you get inconsistent runs because of left over junk in the
registers. The remaining two patches add support for copying the SVE
vectors from the signal context and dumping any differences found.
To test this I ran on the Foundation model with:
${RTSM_MODEL} --no-secure-memory --gicv3 address@hidden address@hidden \
--semihost --network nat --network-nat-ports=8022=22
--block-device ${DISK_IMAGE}
With my hacked up copy of secure firmware to ensure SVE is enabled.
You also need a kernel with SVE support:
Subject: [PATCH v5 00/30] ARM Scalable Vector Extension (SVE)
Date: Tue, 31 Oct 2017 15:50:52 +0000
Message-Id: <address@hidden>
My testing so far has been to ensure that each run on the foundation
model is deterministic (same m5sum on each trace) and that differences
are printed out when the user-space vector length is tweaked
(/proc/sys/abi/sve_default_vector_length).
Alex Bennée (10):
build-all-arches: drop -t (for tty) from docker invocation
risu.c: split out setting up options
risu.c: add missing --trace longopt
risu: move optional args to each architecture
configure: allow repeated invocation of configure in build dir
configure: support CPPFLAGS
risugen: add --sve support
aarch64.risu: initial SVE instruction
risu_reginfo_aarch64: add reginfo_copy_sve
risu_reginfo_aarch64: add SVE support to reginfo_dump_mismatch
README | 6 +++
aarch64.risu | 24 ++++++++++
build-all-archs | 2 +-
configure | 5 +-
risu.c | 57 +++++++++++++++++-----
risu.h | 6 ++-
risu_reginfo_aarch64.c | 126 +++++++++++++++++++++++++++++++++++++++++++++++++
risu_reginfo_aarch64.h | 8 ++++
risu_reginfo_arm.c | 11 +++++
risu_reginfo_m68k.c | 3 ++
risu_reginfo_ppc64.c | 3 ++
risugen | 3 ++
risugen_arm.pm | 57 +++++++++++++++++++---
13 files changed, 286 insertions(+), 25 deletions(-)
--
2.14.2
- [Qemu-devel] [RISU PATCH 00/10] Initial support for SVE,
Alex Bennée <=
- [Qemu-devel] [RISU PATCH 01/10] build-all-arches: drop -t (for tty) from docker invocation, Alex Bennée, 2017/11/07
- [Qemu-devel] [RISU PATCH 02/10] risu.c: split out setting up options, Alex Bennée, 2017/11/07
- [Qemu-devel] [RISU PATCH 06/10] configure: support CPPFLAGS, Alex Bennée, 2017/11/07
- [Qemu-devel] [RISU PATCH 04/10] risu: move optional args to each architecture, Alex Bennée, 2017/11/07
- [Qemu-devel] [RISU PATCH 05/10] configure: allow repeated invocation of configure in build dir, Alex Bennée, 2017/11/07
- [Qemu-devel] [RISU PATCH 10/10] risu_reginfo_aarch64: add SVE support to reginfo_dump_mismatch, Alex Bennée, 2017/11/07