[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PULL v3 06/55] hw/grackle: fix PCI bus initialization
From: |
Michael S. Tsirkin |
Subject: |
[Qemu-devel] [PULL v3 06/55] hw/grackle: fix PCI bus initialization |
Date: |
Wed, 20 Jul 2016 20:44:37 +0300 |
From: Marcel Apfelbaum <address@hidden>
Delay the host-bridge 'realization' until the
PCI root bus is attached.
Signed-off-by: Marcel Apfelbaum <address@hidden>
Reviewed-by: Michael S. Tsirkin <address@hidden>
Signed-off-by: Michael S. Tsirkin <address@hidden>
Tested-by: Mark Cave-Ayland <address@hidden>
---
hw/pci-host/grackle.c | 2 +-
1 file changed, 1 insertion(+), 1 deletion(-)
diff --git a/hw/pci-host/grackle.c b/hw/pci-host/grackle.c
index 8f91216..2c8acda 100644
--- a/hw/pci-host/grackle.c
+++ b/hw/pci-host/grackle.c
@@ -72,7 +72,6 @@ PCIBus *pci_grackle_init(uint32_t base, qemu_irq *pic,
GrackleState *d;
dev = qdev_create(NULL, TYPE_GRACKLE_PCI_HOST_BRIDGE);
- qdev_init_nofail(dev);
s = SYS_BUS_DEVICE(dev);
phb = PCI_HOST_BRIDGE(dev);
d = GRACKLE_PCI_HOST_BRIDGE(dev);
@@ -92,6 +91,7 @@ PCIBus *pci_grackle_init(uint32_t base, qemu_irq *pic,
0, 4, TYPE_PCI_BUS);
pci_create_simple(phb->bus, 0, "grackle");
+ qdev_init_nofail(dev);
sysbus_mmio_map(s, 0, base);
sysbus_mmio_map(s, 1, base + 0x00200000);
--
MST
- [Qemu-devel] [PULL v3 00/55] pc, pci, virtio: new features, cleanups, fixes, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 01/55] nvdimm: fix memory leak in error code path, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 02/55] tests/prom-env-test: increase the test timeout, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 03/55] hw/alpha: fix PCI bus initialization, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 04/55] hw/mips: fix PCI bus initialization, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 05/55] hw/apb: fix PCI bus initialization, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 06/55] hw/grackle: fix PCI bus initialization,
Michael S. Tsirkin <=
- [Qemu-devel] [PULL v3 07/55] hw/prep: realize the PCI root bus as part of the prep init, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 09/55] x86-iommu: introduce parent class, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 08/55] hw/versatile: realize the PCI root bus as part of the versatile init, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 10/55] intel_iommu: rename VTD_PCI_DEVFN_MAX to x86-iommu, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 11/55] x86-iommu: provide x86_iommu_get_default, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 12/55] x86-iommu: introduce "intremap" property, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 13/55] acpi: enable INTR for DMAR report structure, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 14/55] intel_iommu: allow queued invalidation for IR, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 15/55] intel_iommu: set IR bit for ECAP register, Michael S. Tsirkin, 2016/07/20
- [Qemu-devel] [PULL v3 16/55] acpi: add DMAR scope definition for root IOAPIC, Michael S. Tsirkin, 2016/07/20