[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PULL 08/13] tcg/aarch64: implement byte swap operations
From: |
Peter Maydell |
Subject: |
[Qemu-devel] [PULL 08/13] tcg/aarch64: implement byte swap operations |
Date: |
Wed, 12 Jun 2013 16:57:20 +0100 |
From: Claudio Fontana <address@hidden>
implement the optional byte swap operations with the dedicated
aarch64 instructions.
Signed-off-by: Claudio Fontana <address@hidden>
Reviewed-by: Richard Henderson <address@hidden>
Message-id: address@hidden
Signed-off-by: Peter Maydell <address@hidden>
---
tcg/aarch64/tcg-target.c | 32 ++++++++++++++++++++++++++++++++
tcg/aarch64/tcg-target.h | 10 +++++-----
2 files changed, 37 insertions(+), 5 deletions(-)
diff --git a/tcg/aarch64/tcg-target.c b/tcg/aarch64/tcg-target.c
index bb59794..ba65a62 100644
--- a/tcg/aarch64/tcg-target.c
+++ b/tcg/aarch64/tcg-target.c
@@ -660,6 +660,20 @@ static inline void tcg_out_goto_label_cond(TCGContext *s,
}
}
+static inline void tcg_out_rev(TCGContext *s, int ext, TCGReg rd, TCGReg rm)
+{
+ /* using REV 0x5ac00800 */
+ unsigned int base = ext ? 0xdac00c00 : 0x5ac00800;
+ tcg_out32(s, base | rm << 5 | rd);
+}
+
+static inline void tcg_out_rev16(TCGContext *s, int ext, TCGReg rd, TCGReg rm)
+{
+ /* using REV16 0x5ac00400 */
+ unsigned int base = ext ? 0xdac00400 : 0x5ac00400;
+ tcg_out32(s, base | rm << 5 | rd);
+}
+
#ifdef CONFIG_SOFTMMU
#include "exec/softmmu_defs.h"
@@ -1012,6 +1026,17 @@ static void tcg_out_op(TCGContext *s, TCGOpcode opc,
tcg_out_qemu_st(s, args, 3);
break;
+ case INDEX_op_bswap64_i64:
+ ext = 1; /* fall through */
+ case INDEX_op_bswap32_i64:
+ case INDEX_op_bswap32_i32:
+ tcg_out_rev(s, ext, args[0], args[1]);
+ break;
+ case INDEX_op_bswap16_i64:
+ case INDEX_op_bswap16_i32:
+ tcg_out_rev16(s, 0, args[0], args[1]);
+ break;
+
default:
tcg_abort(); /* opcode not implemented */
}
@@ -1093,6 +1118,13 @@ static const TCGTargetOpDef aarch64_op_defs[] = {
{ INDEX_op_qemu_st16, { "l", "l" } },
{ INDEX_op_qemu_st32, { "l", "l" } },
{ INDEX_op_qemu_st64, { "l", "l" } },
+
+ { INDEX_op_bswap16_i32, { "r", "r" } },
+ { INDEX_op_bswap32_i32, { "r", "r" } },
+ { INDEX_op_bswap16_i64, { "r", "r" } },
+ { INDEX_op_bswap32_i64, { "r", "r" } },
+ { INDEX_op_bswap64_i64, { "r", "r" } },
+
{ -1 },
};
diff --git a/tcg/aarch64/tcg-target.h b/tcg/aarch64/tcg-target.h
index 075ab2a..247ef43 100644
--- a/tcg/aarch64/tcg-target.h
+++ b/tcg/aarch64/tcg-target.h
@@ -44,8 +44,8 @@ typedef enum {
#define TCG_TARGET_HAS_ext16s_i32 0
#define TCG_TARGET_HAS_ext8u_i32 0
#define TCG_TARGET_HAS_ext16u_i32 0
-#define TCG_TARGET_HAS_bswap16_i32 0
-#define TCG_TARGET_HAS_bswap32_i32 0
+#define TCG_TARGET_HAS_bswap16_i32 1
+#define TCG_TARGET_HAS_bswap32_i32 1
#define TCG_TARGET_HAS_not_i32 0
#define TCG_TARGET_HAS_neg_i32 0
#define TCG_TARGET_HAS_rot_i32 1
@@ -68,9 +68,9 @@ typedef enum {
#define TCG_TARGET_HAS_ext8u_i64 0
#define TCG_TARGET_HAS_ext16u_i64 0
#define TCG_TARGET_HAS_ext32u_i64 0
-#define TCG_TARGET_HAS_bswap16_i64 0
-#define TCG_TARGET_HAS_bswap32_i64 0
-#define TCG_TARGET_HAS_bswap64_i64 0
+#define TCG_TARGET_HAS_bswap16_i64 1
+#define TCG_TARGET_HAS_bswap32_i64 1
+#define TCG_TARGET_HAS_bswap64_i64 1
#define TCG_TARGET_HAS_not_i64 0
#define TCG_TARGET_HAS_neg_i64 0
#define TCG_TARGET_HAS_rot_i64 1
--
1.7.9.5
- [Qemu-devel] [PULL 10/13] user-exec.c: aarch64 initial implementation of cpu_signal_handler, (continued)
- [Qemu-devel] [PULL 10/13] user-exec.c: aarch64 initial implementation of cpu_signal_handler, Peter Maydell, 2013/06/12
- [Qemu-devel] [PULL 03/13] configure: Drop CONFIG_ATFILE test, Peter Maydell, 2013/06/12
- [Qemu-devel] [PULL 12/13] configure: permit compilation on arm aarch64, Peter Maydell, 2013/06/12
- [Qemu-devel] [PULL 01/13] linux-user: Allow getdents to be provided by getdents64, Peter Maydell, 2013/06/12
- [Qemu-devel] [PULL 07/13] tcg/aarch64: implement AND/TEST immediate pattern, Peter Maydell, 2013/06/12
- [Qemu-devel] [PULL 04/13] include/elf.h: add aarch64 ELF machine and relocs, Peter Maydell, 2013/06/12
- [Qemu-devel] [PULL 13/13] MAINTAINERS: add tcg/aarch64 maintainer, Peter Maydell, 2013/06/12
- [Qemu-devel] [PULL 05/13] tcg/aarch64: implement new TCG target for aarch64, Peter Maydell, 2013/06/12
- [Qemu-devel] [PULL 11/13] tcg/aarch64: implement user mode qemu ld/st, Peter Maydell, 2013/06/12
- [Qemu-devel] [PULL 06/13] tcg/aarch64: improve arith shifted regs operations, Peter Maydell, 2013/06/12
- [Qemu-devel] [PULL 08/13] tcg/aarch64: implement byte swap operations,
Peter Maydell <=
- [Qemu-devel] [PULL 09/13] tcg/aarch64: implement sign/zero extend operations, Peter Maydell, 2013/06/12
- Re: [Qemu-devel] [PULL 00/13] tcg-aarch64 queue, Anthony Liguori, 2013/06/17