qemu-devel
[Top][All Lists]
Advanced

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

Re: [Qemu-devel] [PATCH] [MIPS] Fix operands of RECIP2.S and RECIP2.PS


From: Stefan Hajnoczi
Subject: Re: [Qemu-devel] [PATCH] [MIPS] Fix operands of RECIP2.S and RECIP2.PS
Date: Mon, 27 Aug 2012 10:07:26 +0100

On Mon, Aug 27, 2012 at 9:50 AM, Richard Sandiford
<address@hidden> wrote:
> Read the second input operand of RECIP2.S and RECIP2.PS from FT rather
> than FD.  RECIP2.D is already correct.
>
> Signed-off-by: Richard Sandiford <address@hidden>
> ---
>  target-mips/translate.c |    4 ++--
>  1 files changed, 2 insertions(+), 2 deletions(-)
>
> diff --git a/target-mips/translate.c b/target-mips/translate.c
> index 7104d30..d812986 100644
> --- a/target-mips/translate.c
> +++ b/target-mips/translate.c
> @@ -6805,7 +6805,7 @@ static void gen_farith (DisasContext *ctx, enum fopcode 
> op1,
>              TCGv_i32 fp1 = tcg_temp_new_i32();
>
>              gen_load_fpr32(fp0, fs);
> -            gen_load_fpr32(fp1, fd);
> +            gen_load_fpr32(fp1, ft);
>              gen_helper_float_recip2_s(fp0, fp0, fp1);
>              tcg_temp_free_i32(fp1);
>              gen_store_fpr32(fp0, fd);
> @@ -7543,7 +7543,7 @@ static void gen_farith (DisasContext *ctx, enum fopcode 
> op1,
>              TCGv_i64 fp1 = tcg_temp_new_i64();
>
>              gen_load_fpr64(ctx, fp0, fs);
> -            gen_load_fpr64(ctx, fp1, fd);
> +            gen_load_fpr64(ctx, fp1, ft);
>              gen_helper_float_recip2_ps(fp0, fp0, fp1);
>              tcg_temp_free_i64(fp1);
>              gen_store_fpr64(ctx, fp0, fd);
> --
> 1.7.7.6

CCing Aurelian for MIPS.  You can look at ./MAINTAINERS to see who
should be CCed.

Stefan



reply via email to

[Prev in Thread] Current Thread [Next in Thread]