qemu-devel
[Top][All Lists]
Advanced

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

Re: [Qemu-devel] [PATCH] PPC: Fix sync instructions problem in SMP


From: Elie Richa
Subject: Re: [Qemu-devel] [PATCH] PPC: Fix sync instructions problem in SMP
Date: Thu, 04 Aug 2011 12:34:19 +0200
User-agent: Mozilla/5.0 (X11; U; Linux i686; en-US; rv:1.9.2.18) Gecko/20110617 Lightning/1.0b2 Thunderbird/3.1.11

bump.

Anybody have opinions on this?
I can provide a more thorough explanation of the problem if needed. I wrote the test case in Ada for an MPC8641D processor (2 e600 cores) on a board that is not yet submitted to the list, therefore I cannot provide a ready to run binary. I can submit my board if needed.

Even though my patch is rather harsh, it has the advantage of solving
the problem for any number of CPUs without touching the translation
code. And it does not affect normal execution as I explained in the
previous mail.

Regards,
Elie

On 07/22/2011 05:58 PM, Elie Richa wrote:
In the current emulation of the load-and-reserve (lwarx) and
store-conditional (stwcx.) instructions, the internal reservation
mechanism is taken into account, however each CPU has its own
reservation information and this information is not synchronized between
CPUs to perform proper synchronization.
The following test case with 2 CPUs shows that the semantics of the
"lwarx" and "stwcx." instructions are not preserved by the emulation.
The test case does the following :
        - CPU0: reserve a memory location
        - CPU1: reserve the same memory location
        - CPU0: perform stwcx. on the location
The last store-conditional operation succeeds while it is supposed to
fail since the reservation was supposed to be lost at the second reserve
operation.

This (one line) patch fixes this problem in a very simple manner by
removing the reservation of a CPU every time it is scheduled (in
cpu_exec()). While this is a harsh workaround, it does not affect the
guest code much because reservations are usually held for a very short
time, that is an lwarx is almost always followed by an stwcx. a few
instructions below. Therefore, in most cases, the reservation will be
taken and consumed before a CPU switch occurs. However in the rare case
where a CPU switch does occur between the lwarx and its corresponding
stwcx.  this patch solves a potential erroneous behavior of the
synchronization instructions.

Signed-off-by: Elie Richa<address@hidden>
---
  cpu-exec.c |    1 +
  1 files changed, 1 insertions(+), 0 deletions(-)

diff --git a/cpu-exec.c b/cpu-exec.c
index de0d716..d1ac3b0 100644
--- a/cpu-exec.c
+++ b/cpu-exec.c
@@ -216,6 +216,7 @@ int cpu_exec(CPUState *env)
  #elif defined(TARGET_ARM)
  #elif defined(TARGET_UNICORE32)
  #elif defined(TARGET_PPC)
+    env->reserve_addr = -1;
  #elif defined(TARGET_LM32)
  #elif defined(TARGET_MICROBLAZE)
  #elif defined(TARGET_MIPS)



reply via email to

[Prev in Thread] Current Thread [Next in Thread]