[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
Re: [Qemu-devel] [PATCH 18/23] ppc: pnv: use generic cpu_model parsing
From: |
David Gibson |
Subject: |
Re: [Qemu-devel] [PATCH 18/23] ppc: pnv: use generic cpu_model parsing |
Date: |
Fri, 6 Oct 2017 22:25:03 +1100 |
User-agent: |
Mutt/1.9.1 (2017-09-22) |
On Fri, Oct 06, 2017 at 11:30:54AM +0200, Igor Mammedov wrote:
> On Fri, 6 Oct 2017 19:34:19 +1100
> David Gibson <address@hidden> wrote:
>
> > On Thu, Oct 05, 2017 at 06:24:45PM +0200, Igor Mammedov wrote:
> > > use common cpu_model prasing in vl.c and set default cpu_model
> > > using generic MachineClass::default_cpu_type.
> > >
> > > Beside of switching to generic infrastructure it solves several
> > > issues.
> > >
> > > * ppc_cpu_class_by_name() is used to deal with lower/upper case
> > > and alias translations into actual cpu type, which fixes
> > > '-M powernv -cpu power8' and '-M powernv -cpu power9_v1.0'
> > > usecases which error out with:
> > > 'invalid CPU model 'FOO' for powernv machine'
> > > * allows to switch to lower-case typenames in pnv chip/core name
> > > (by convention typnames should be lower-case)
> > > * replace aliased names /power8, power9, .../ with exact cpu model
> > > names (i.e. typenames should be stable but aliases might decide to
> > > point to other cpu model withi family or changed by kvm). It will
> > > also help to simplify pnv_chip/core code and get rid of dependency
> > > on cpu_model parsing.
> > >
> > > Signed-off-by: Igor Mammedov <address@hidden>
> > > ---
> > > include/hw/ppc/pnv.h | 8 ++++----
> > > hw/ppc/pnv.c | 22 ++++++++++------------
> > > hw/ppc/pnv_core.c | 2 +-
> > > 3 files changed, 15 insertions(+), 17 deletions(-)
> > >
> > > diff --git a/include/hw/ppc/pnv.h b/include/hw/ppc/pnv.h
> > > index 9c5437d..2525f7f 100644
> > > --- a/include/hw/ppc/pnv.h
> > > +++ b/include/hw/ppc/pnv.h
> > > @@ -80,19 +80,19 @@ typedef struct PnvChipClass {
> > > uint32_t (*core_pir)(PnvChip *chip, uint32_t core_id);
> > > } PnvChipClass;
> > >
> > > -#define TYPE_PNV_CHIP_POWER8E TYPE_PNV_CHIP "-POWER8E"
> > > +#define TYPE_PNV_CHIP_POWER8E TYPE_PNV_CHIP "-power8e_v2.1"
> > > #define PNV_CHIP_POWER8E(obj) \
> > > OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP_POWER8E)
> > >
> > > -#define TYPE_PNV_CHIP_POWER8 TYPE_PNV_CHIP "-POWER8"
> > > +#define TYPE_PNV_CHIP_POWER8 TYPE_PNV_CHIP "-power8_v2.0"
> > > #define PNV_CHIP_POWER8(obj) \
> > > OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP_POWER8)
> > >
> > > -#define TYPE_PNV_CHIP_POWER8NVL TYPE_PNV_CHIP "-POWER8NVL"
> > > +#define TYPE_PNV_CHIP_POWER8NVL TYPE_PNV_CHIP "-power8nvl_v1.0"
> > > #define PNV_CHIP_POWER8NVL(obj) \
> > > OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP_POWER8NVL)
> > >
> > > -#define TYPE_PNV_CHIP_POWER9 TYPE_PNV_CHIP "-POWER9"
> > > +#define TYPE_PNV_CHIP_POWER9 TYPE_PNV_CHIP "-power9_v1.0"
> >
> > Uh.. we really should add a DD2 power9 before we make this change.
> > Making a DD1.0 (read, buggy as hell) chip the default is not
> > sensible. Especially since we don't implement the various DD1 bugs
> > and differences in qemu.
> I guess pnv owner will have to it,
> I can't help here /me uses whatever is in code right now/
I just committed a patch to ppc-for-2.11 that adds POWER9 v2.0 to the
code (and makes it the default). Sorry, this will probably require a
rebase of your stuff.
--
David Gibson | I'll have my music baroque, and my code
david AT gibson.dropbear.id.au | minimalist, thank you. NOT _the_ _other_
| _way_ _around_!
http://www.ozlabs.org/~dgibson
signature.asc
Description: PGP signature
- Re: [Qemu-devel] [PATCH 17/23] ppc: spapr: use generic cpu_model parsing, (continued)
[Qemu-devel] [PATCH 19/23] ppc: pnv: normalize core/chip type names, Igor Mammedov, 2017/10/05
[Qemu-devel] [PATCH 18/23] ppc: pnv: use generic cpu_model parsing, Igor Mammedov, 2017/10/05
[Qemu-devel] [PATCH 16/23] ppc: spapr: use cpu model names as tcg defaults instead of aliases, Igor Mammedov, 2017/10/05
[Qemu-devel] [PATCH 20/23] ppc: pnv: drop PnvCoreClass::cpu_oc field, Igor Mammedov, 2017/10/05