[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
Re: [Qemu-devel] [PATCH v1 6/8] target-microblaze: Introduce a use-hw-mu
From: |
Alistair Francis |
Subject: |
Re: [Qemu-devel] [PATCH v1 6/8] target-microblaze: Introduce a use-hw-mul property |
Date: |
Tue, 20 Jun 2017 14:43:49 -0700 |
On Tue, Jun 20, 2017 at 8:51 AM, Edgar E. Iglesias
<address@hidden> wrote:
> From: "Edgar E. Iglesias" <address@hidden>
>
> Introduce a use-div property making multiplication instructions
> optional.
>
> Signed-off-by: Edgar E. Iglesias <address@hidden>
Reviewed-by: Alistair Francis <address@hidden>
Thanks,
Alistair
> ---
> target/microblaze/cpu.c | 12 ++++++++----
> target/microblaze/cpu.h | 1 +
> target/microblaze/translate.c | 5 ++---
> 3 files changed, 11 insertions(+), 7 deletions(-)
>
> diff --git a/target/microblaze/cpu.c b/target/microblaze/cpu.c
> index 5bf2a29..70e4743 100644
> --- a/target/microblaze/cpu.c
> +++ b/target/microblaze/cpu.c
> @@ -150,8 +150,7 @@ static void mb_cpu_realizefn(DeviceState *dev, Error
> **errp)
>
> qemu_init_vcpu(cs);
>
> - env->pvr.regs[0] = PVR0_USE_HW_MUL_MASK \
> - | PVR0_USE_EXC_MASK \
> + env->pvr.regs[0] = PVR0_USE_EXC_MASK \
> | PVR0_USE_ICACHE_MASK \
> | PVR0_USE_DCACHE_MASK;
> env->pvr.regs[2] = PVR2_D_OPB_MASK \
> @@ -160,8 +159,6 @@ static void mb_cpu_realizefn(DeviceState *dev, Error
> **errp)
> | PVR2_I_LMB_MASK \
> | PVR2_USE_MSR_INSTR \
> | PVR2_USE_PCMP_INSTR \
> - | PVR2_USE_HW_MUL_MASK \
> - | PVR2_USE_MUL64_MASK \
> | PVR2_FPU_EXC_MASK \
> | 0;
>
> @@ -178,6 +175,7 @@ static void mb_cpu_realizefn(DeviceState *dev, Error
> **errp)
>
> env->pvr.regs[0] |= (cpu->cfg.stackprot ? PVR0_SPROT_MASK : 0) |
> (cpu->cfg.use_fpu ? PVR0_USE_FPU_MASK : 0) |
> + (cpu->cfg.use_hw_mul ? PVR0_USE_HW_MUL_MASK : 0) |
> (cpu->cfg.use_barrel ? PVR0_USE_BARREL_MASK : 0) |
> (cpu->cfg.use_div ? PVR0_USE_DIV_MASK : 0) |
> (cpu->cfg.use_mmu ? PVR0_USE_MMU_MASK : 0) |
> @@ -187,6 +185,8 @@ static void mb_cpu_realizefn(DeviceState *dev, Error
> **errp)
>
> env->pvr.regs[2] |= (cpu->cfg.use_fpu ? PVR2_USE_FPU_MASK : 0) |
> (cpu->cfg.use_fpu > 1 ? PVR2_USE_FPU2_MASK : 0) |
> + (cpu->cfg.use_hw_mul ? PVR2_USE_HW_MUL_MASK : 0) |
> + (cpu->cfg.use_hw_mul > 1 ? PVR2_USE_MUL64_MASK : 0) |
> (cpu->cfg.use_barrel ? PVR2_USE_BARREL_MASK : 0) |
> (cpu->cfg.use_div ? PVR2_USE_DIV_MASK : 0);
>
> @@ -235,6 +235,10 @@ static Property mb_properties[] = {
> * are enabled
> */
> DEFINE_PROP_UINT8("use-fpu", MicroBlazeCPU, cfg.use_fpu, 2),
> + /* If use-hw-mul > 0 - Multiplier is enabled
> + * If use-hw-mul = 2 - 64-bit multiplier is enabled
> + */
> + DEFINE_PROP_UINT8("use-hw-mul", MicroBlazeCPU, cfg.use_hw_mul, 2),
> DEFINE_PROP_BOOL("use-barrel", MicroBlazeCPU, cfg.use_barrel, true),
> DEFINE_PROP_BOOL("use-div", MicroBlazeCPU, cfg.use_div, true),
> DEFINE_PROP_BOOL("use-mmu", MicroBlazeCPU, cfg.use_mmu, true),
> diff --git a/target/microblaze/cpu.h b/target/microblaze/cpu.h
> index 4397338..e202229 100644
> --- a/target/microblaze/cpu.h
> +++ b/target/microblaze/cpu.h
> @@ -298,6 +298,7 @@ struct MicroBlazeCPU {
> bool stackprot;
> uint32_t base_vectors;
> uint8_t use_fpu;
> + uint8_t use_hw_mul;
> bool use_barrel;
> bool use_div;
> bool use_mmu;
> diff --git a/target/microblaze/translate.c b/target/microblaze/translate.c
> index afe4bd4..36caa03 100644
> --- a/target/microblaze/translate.c
> +++ b/target/microblaze/translate.c
> @@ -589,7 +589,7 @@ static void dec_mul(DisasContext *dc)
>
> if ((dc->tb_flags & MSR_EE_FLAG)
> && (dc->cpu->env.pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK)
> - && !(dc->cpu->env.pvr.regs[0] & PVR0_USE_HW_MUL_MASK)) {
> + && !dc->cpu->cfg.use_hw_mul) {
> tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP);
> t_gen_raise_exception(dc, EXCP_HW_EXCP);
> return;
> @@ -604,8 +604,7 @@ static void dec_mul(DisasContext *dc)
> }
>
> /* mulh, mulhsu and mulhu are not available if C_USE_HW_MUL is < 2. */
> - if (subcode >= 1 && subcode <= 3
> - && !((dc->cpu->env.pvr.regs[2] & PVR2_USE_MUL64_MASK))) {
> + if (subcode >= 1 && subcode <= 3 && dc->cpu->cfg.use_hw_mul < 2) {
> /* nop??? */
> }
>
> --
> 2.7.4
>
>
- Re: [Qemu-devel] [PATCH v1 1/8] target-microblaze: Correct bit shift for the PVR0 version field, (continued)
- [Qemu-devel] [PATCH v1 3/8] target-microblaze: Add CPU versions 9.4, 9.5 and 9.6, Edgar E. Iglesias, 2017/06/20
- [Qemu-devel] [PATCH v1 5/8] target-microblaze: Introduce a use-div property, Edgar E. Iglesias, 2017/06/20
- [Qemu-devel] [PATCH v1 4/8] target-microblaze: Introduce a use-barrel property, Edgar E. Iglesias, 2017/06/20
- [Qemu-devel] [PATCH v1 7/8] target-microblaze: Introduce a use-msr-instr property, Edgar E. Iglesias, 2017/06/20
- [Qemu-devel] [PATCH v1 6/8] target-microblaze: Introduce a use-hw-mul property, Edgar E. Iglesias, 2017/06/20
- Re: [Qemu-devel] [PATCH v1 6/8] target-microblaze: Introduce a use-hw-mul property,
Alistair Francis <=
- [Qemu-devel] [PATCH v1 8/8] target-microblaze: Introduce a use-pcmp-instr property, Edgar E. Iglesias, 2017/06/20