[Top][All Lists]
[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Qemu-devel] [PATCH 1/8] Mips improvements
From: |
Thiemo Seufer |
Subject: |
[Qemu-devel] [PATCH 1/8] Mips improvements |
Date: |
Mon, 15 May 2006 02:16:55 +0100 |
User-agent: |
Mutt/1.5.11+cvs20060403 |
Hello All,
this is the first (and most trivial) part of my MIPS-related patchset.
It adds an explanatory comment and removes some bits of dead code.
Thiemo
Index: cpu-exec.c
===================================================================
--- cpu-exec.c.orig 2006-05-15 01:13:14.000000000 +0100
+++ cpu-exec.c 2006-05-15 01:18:21.000000000 +0100
@@ -561,6 +561,8 @@
#elif defined(TARGET_SH4)
/* XXXXX */
#endif
+ /* Don't use the cached interupt_request value,
+ do_interrupt may have updated the EXITTB flag. */
if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
/* ensure that no TB jump will be modified as
Index: target-mips/helper.c
===================================================================
--- target-mips/helper.c.orig 2006-05-15 01:13:14.000000000 +0100
+++ target-mips/helper.c 2006-05-15 01:18:21.000000000 +0100
@@ -219,7 +219,6 @@
exception = EXCP_TLBS;
else
exception = EXCP_TLBL;
- error_code = 0;
break;
case -4:
/* TLB match but 'D' bit is cleared */
@@ -350,7 +349,6 @@
cause = 4;
goto set_EPC;
case EXCP_TLBL:
- case EXCP_TLBF:
cause = 2;
if (env->error_code == 1 && !(env->hflags & MIPS_HFLAG_EXL))
offset = 0x000;
[Prev in Thread] |
Current Thread |
[Next in Thread] |
- [Qemu-devel] [PATCH 1/8] Mips improvements,
Thiemo Seufer <=